

## UM0791 User manual

# Demonstration firmware for the DMX-512 communication protocol receiver based on the STM32F103Zx

#### Introduction

This document describes how to use the demonstration firmware for the DMX-512 communication protocol receiver. The USART (universal synchronous asynchronous receiver transmitter) module of the STM32F103Zx (ARM 32-bit Cortex™-M3) microcontroller unit receives the data from the DMX-512 controller via an RS-485 transceiver. This receiver is compatible with the latest DMX-512 protocol, and can also be used with any DMX-512 controller having a "NULL" start code.

This document provides:

- an overview of the complete solution.
- a description and flowcharts of the STM32 demonstration firmware.
- schematics and layouts.

Contents UM0791

### **Contents**

| 1.1 Packet format 1.2 Timing values for DMX-512-A receiver  2 DMX-512 receiver 2.1 System overview 2.2 DMX-512 receiver block diagram 2.3 RS-485 transceiver 2.4 MCU block diagram  3 Demonstration firmware 3.1 dmx_init.c file description 3.1.1 Timer2_Initialise 3.1.2 USART1_Intialise 3.1.2 USART1_Intialise 3.1.4 PWM_Update 3.2 main.c file description 3.2.1 RCC_Configuration 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.2.3 GPIO_Configuration 3.3 Timer2 interrupt routine 3.4 USART1 interrupt routine 3.5 Firmware architecture overview  5 Firmware flowcharts 5.1 Main routine 5.2 Timer2 interrupt routine | DMX-512 receiver format 4 |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|
| 2.1 System overview 2.2 DMX-512 receiver block diagram 2.3 RS-485 transceiver 2.4 MCU block diagram  3 Demonstration firmware 3.1 dmx_init.c file description 3.1.1 Timer2_Initialise 3.1.2 USART1_Initialise 3.1.3 Timer3_PWM 3.1.4 PWM_Update 3.2 main.c file description 3.2.1 RCC_Configuration 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.2.3 GPIO_Configuration 3.4 USART1 interrupt routine 3.4 USART1 interrupt routine 4 Firmware architecture overview 5 Firmware flowcharts 5.1 Main routine                                                                                                                     | 4                         |  |  |  |
| 2.1 System overview 2.2 DMX-512 receiver block diagram 2.3 RS-485 transceiver 2.4 MCU block diagram  3 Demonstration firmware 3.1 dmx_init.c file description 3.1.1 Timer2_Initialise 3.1.2 USART1_Initialise 3.1.3 Timer3_PWM 3.1.4 PWM_Update 3.2 main.c file description 3.2.1 RCC_Configuration 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.2.3 GPIO_Configuration 3.4 USART1 interrupt routine 3.4 USART1 interrupt routine 4 Firmware architecture overview  5 Firmware flowcharts 5.1 Main routine                                                                                                                    | 5                         |  |  |  |
| 2.2 DMX-512 receiver block diagram 2.3 RS-485 transceiver 2.4 MCU block diagram  3 Demonstration firmware 3.1 dmx_init.c file description 3.1.1 Timer2_Initialise 3.1.2 USART1_Intialise 3.1.3 Timer3_PWM 3.1.4 PWM_Update  3.2 main.c file description 3.2.1 RCC_Configuration 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.1.3 Timer2_interrupt routine 3.4 USART1 interrupt routine 3.5 Firmware architecture overview  5 Firmware flowcharts 5.1 Main routine                                                                                                                                                             | 6                         |  |  |  |
| 2.3 RS-485 transceiver 2.4 MCU block diagram  3 Demonstration firmware  3.1 dmx_init.c file description 3.1.1 Timer2_Initialise 3.1.2 USART1_Intialise 3.1.3 Timer3_PWM 3.1.4 PWM_Update  3.2 main.c file description 3.2.1 RCC_Configuration 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.2.3 GPIO_Configuration 3.4 USART1 interrupt routine  4 Firmware architecture overview  5 Firmware flowcharts 5.1 Main routine                                                                                                                                                                                                      | 6                         |  |  |  |
| 2.4 MCU block diagram  Demonstration firmware  3.1 dmx_init.c file description  3.1.1 Timer2_Initialise  3.1.2 USART1_Intialise  3.1.3 Timer3_PWM  3.1.4 PWM_Update  3.2 main.c file description  3.2.1 RCC_Configuration  3.2.2 NVIC_Configuration  3.2.3 GPIO_Configuration  3.4 USART1 interrupt routine  4 Firmware architecture overview  Firmware flowcharts  5.1 Main routine                                                                                                                                                                                                                                                 | 7                         |  |  |  |
| 3.1 dmx_init.c file description 3.1.1 Timer2_Initialise 3.1.2 USART1_Intialise 3.1.3 Timer3_PWM 3.1.4 PWM_Update 3.2 main.c file description 3.2.1 RCC_Configuration 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.4 USART1 interrupt routine  4 Firmware architecture overview  5 Firmware flowcharts 5.1 Main routine                                                                                                                                                                                                                                                                                                        | 7                         |  |  |  |
| 3.1 dmx_init.c file description  3.1.1 Timer2_Initialise  3.1.2 USART1_Intialise  3.1.3 Timer3_PWM  3.1.4 PWM_Update  3.2 main.c file description  3.2.1 RCC_Configuration  3.2.2 NVIC_Configuration  3.2.3 GPIO_Configuration  3.4 USART1 interrupt routine  4 Firmware architecture overview  5 Firmware flowcharts  5.1 Main routine                                                                                                                                                                                                                                                                                              | 9                         |  |  |  |
| 3.1.1 Timer2_Initialise 3.1.2 USART1_Intialise 3.1.3 Timer3_PWM 3.1.4 PWM_Update 3.2 main.c file description 3.2.1 RCC_Configuration 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.4 USART1 interrupt routine  4 Firmware architecture overview  5 Firmware flowcharts 5.1 Main routine                                                                                                                                                                                                                                                                                                                                        | 10                        |  |  |  |
| 3.1.2 USART1_Intialise 3.1.3 Timer3_PWM 3.1.4 PWM_Update  3.2 main.c file description 3.2.1 RCC_Configuration 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.4 USART1 interrupt routine  4 Firmware architecture overview  5 Firmware flowcharts 5.1 Main routine                                                                                                                                                                                                                                                                                                                                                               | 10                        |  |  |  |
| 3.1.3 Timer3_PWM 3.1.4 PWM_Update  3.2 main.c file description 3.2.1 RCC_Configuration 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.4 USART1 interrupt routine  Firmware architecture overview  Firmware flowcharts 5.1 Main routine                                                                                                                                                                                                                                                                                                                                                                                          | 10                        |  |  |  |
| 3.1.4 PWM_Update 3.2 main.c file description 3.2.1 RCC_Configuration 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.4 USART1 interrupt routine  Firmware architecture overview  Firmware flowcharts 5.1 Main routine                                                                                                                                                                                                                                                                                                                                                                                                            | 10                        |  |  |  |
| 3.2 main.c file description  3.2.1 RCC_Configuration  3.2.2 NVIC_Configuration  3.2.3 GPIO_Configuration  3.4 USART1 interrupt routine  4 Firmware architecture overview  5 Firmware flowcharts  5.1 Main routine                                                                                                                                                                                                                                                                                                                                                                                                                    |                           |  |  |  |
| 3.2.1 RCC_Configuration 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.3 Timer2 interrupt routine 3.4 USART1 interrupt routine  Firmware architecture overview  Firmware flowcharts 5.1 Main routine                                                                                                                                                                                                                                                                                                                                                                                                                            | 10                        |  |  |  |
| 3.2.2 NVIC_Configuration 3.2.3 GPIO_Configuration 3.3 Timer2 interrupt routine 3.4 USART1 interrupt routine  Firmware architecture overview  Firmware flowcharts 5.1 Main routine                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 11                        |  |  |  |
| 3.2.3 GPIO_Configuration  3.3 Timer2 interrupt routine  3.4 USART1 interrupt routine  Firmware architecture overview  Firmware flowcharts  5.1 Main routine                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 11                        |  |  |  |
| 3.3 Timer2 interrupt routine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                           |  |  |  |
| 3.4 USART1 interrupt routine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11                        |  |  |  |
| Firmware architecture overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11                        |  |  |  |
| 5 Firmware flowcharts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 11                        |  |  |  |
| 5.1 Main routine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 12                        |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 13                        |  |  |  |
| 5.2 Timer2 interrupt routine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 13                        |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 14                        |  |  |  |
| 5.2.1 Channel 2 rising edge interrupt routine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 14                        |  |  |  |
| 5.2.2 Channel 1 falling edge interrupt routine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 15                        |  |  |  |
| 5.3 USART1 interrupt routine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 16                        |  |  |  |
| 6 Key features/specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 17                        |  |  |  |

| UM0791 |                      | Contents |  |
|--------|----------------------|----------|--|
| 7      | Schematic and layout | 18       |  |
| 8      | Revision history     | 19       |  |

List of figures UM0791

# **List of figures**

| Figure 1.  | Timing diagram for DMX-512 packet            | . 5 |
|------------|----------------------------------------------|-----|
| Figure 2.  | Typical DMX-512 receiver system              | . 7 |
| Figure 3.  | Typical DMX-512 receiver circuit             | . 7 |
| Figure 4.  | Block diagram of single DMX-512 receiver     | . 8 |
| Figure 5.  | Front view of RS-485 transceiver board       | . 9 |
| Figure 6.  | J1 pin diagram                               | . 9 |
| Figure 7.  | J2 pin diagram                               | . 9 |
| Figure 8.  | MCU block diagram                            | 10  |
| Figure 9.  | Demonstration firmware architecture overview | 13  |
| Figure 10. | Main routine flow chart                      | 14  |
| Figure 11. | Timer2 rising edge interrupt flow chart      | 15  |
| Figure 12. | Timer2 falling edge interrupt flow chart     | 16  |
| Figure 13. | USART1 interrupt flow chart                  | 17  |
| Figure 14. | Schematic of RS-485 transceiver board        | 19  |
| Eiguro 15  | Layout of DC 485 transcoiver board           | 10  |

#### 1 DMX-512 receiver format

#### 1.1 Packet format

The DMX-512 slots are transmitted sequentially in an asynchronous serial format, beginning with slot 0 and ending with the last implemented slot, up to slot 512 (a maximum total of 513 slots). Before the first data slot is transmitted, a reset sequence is transmitted, consisting of a BREAK, a MARK AFTER BREAK and a START code. Valid DMX-512 data slot values under a NULL START code range from 0 to 255 decimal.

13 11 12 13 15 16 17 8 AM05240v1

Figure 1. Timing diagram for DMX-512 packet

The following points refer to the numbers shown in *Figure 1*.

- SPACE for BREAK
- 2. MARK AFTER BREAK
- 3. Slot time
- 4. START time
- 5. LEAST SIGNIFICANT data bit
- 6. MOST SIGNIFICANT data bit
- 7. STOP bit
- 8. STOP bit
- MARK TIME BETWEEN SLOTS
- 10. MARK BEFORE BREAK
- 11. BREAK to BREAK time
- 12. RESET sequence
- 13. DMX-512 packet
- 14. START CODE (slot 0, data)
- 15. SLOT 1, data
- 16. SLOT n, data (max 512)

DMX-512 receiver format UM0791

### 1.2 Timing values for DMX-512-A receiver

The receiver only accepts the data if all the timing values comply with those given in *Table 1*.

Table 1. Timing values of DMX-512 packet received

| Description                        | Min  | Typical | Max   | Unit    |
|------------------------------------|------|---------|-------|---------|
| Bit rate                           | 245  | 250     | 255   | Kbps    |
| Bit time                           | 3.92 | 4       | 4.08  | μs      |
| Minimum update time for 513 slots  | -    | 22.7    | -     | ms      |
| Maximum refresh rate for 513 slots | -    | 44      | -     | μs      |
| "SPACE" for BRAEK                  | 88   | 176     | -     | μs      |
| "MARK" after BREAK (MAB)           | 8    | -       | <1.00 | μs<br>s |
| "MARK" time between slots          | 0    | -       | <1.00 | S       |
| "MARK" before BREAK (MBB)          | 0    | -       | <1.00 | S       |
| BREAK to BREAK time                | 1196 | -       | 1.25  | μs<br>s |
| DMX-512 packet                     | 1196 | -       | 1.25  | μs<br>s |

UM0791 DMX-512 receiver

#### 2 DMX-512 receiver

#### 2.1 System overview

Figure 2 represents a typical DMX-512 system.

1. The multiple receivers are connected to the DMX host in a daisy-chain manner and every packet goes through every receiver in its entirety.

- 2. Each receiver receives the differential signal through an RS-485 transceiver and gives it to the controller on the receiving side.
- 3. Each receiver is programmed with a specific slot address so that it knows which slot it has to extract from each packet.

Figure 2. Typical DMX-512 receiver system



4. There should be only one terminating resistance with a set of receivers and that terminating resistance should be connected with the receiver farthest from the transmitter/controller.

Figure 3. Typical DMX-512 receiver circuit



DMX-512 receiver UM0791

### 2.2 DMX-512 receiver block diagram

*Figure 4* shows the block diagram of the single DMX-512 receiver. The signals are first received by the RS-485 transceiver. The STM32F103Zx microcontroller receives the packet through the USART\_RX pin according to the address programmed.

The receiver then extracts a particular slot from the packet and modifies the duty cycle of the PWM output as per the data received.



Figure 4. Block diagram of single DMX-512 receiver

#### 2.3 RS-485 transceiver

Figure 5 on page 9 depicts the front view of the RS-485 transceiver board.

The jumpers on the RS-485 transceiver board should be set as shown below to receive the DMX differential signal from the transmitter and transmit the signal to the microcontroller.





UM0791 DMX-512 receiver

Figure 5. Front view of RS-485 transceiver board



*Figure 6* and *Figure 7* show the connections of J1 and J2 on the RS-485 transceiver board.

Figure 6. J1 pin diagram



DMX+ and DMX- are the differential signals from the DMX-512 transmitter. NC means *not connected*.

Figure 7. J2 pin diagram



RS485\_RX is the signal given to the STM32F103Zx. NC means not connected.

DMX-512 receiver UM0791

### 2.4 MCU block diagram

Figure 8 shows the connections to the STM3210E-EVAL board.

Figure 8. MCU block diagram



The RS485\_RX signal is transmitted to three GPIO pins, PA0, PA1 and PA10. The PWM output is generated on pin PA6.

- PA0 is configured as channel1 of timer2. The falling edge input capture is configured on this channel.
- PA1 is configured as channel2 of timer2. The rising edge input capture is configured on this channel.
- PA10 is configured as the Rx pin of USART1.
- A PWM of 120 Hz is produced on channel1 of timer3. The duty cycle of the PWM varies according to the data received.

UM0791 Demonstration firmware

#### 3 Demonstration firmware

This chapter describes the software developed for the DMX-512 receiver. The differential signals are first received by the RS-485 transceiver. After the retransmission of the signals from the RS-485 transceiver, the valid "RESET sequence" ("BREAK" and "MARK after BREAK") and the DMX-512 packet time are detected to process the received data. A particular data slot is selected from the packet received according to the address programmed, and the duty cycle of the PWM is varied, such that "255" signifies a 100% duty cycle and "0" signifies a 0% duty cycle. The software is described as it appears in each of the files, starting with the DMX initialization file followed by the main file and then the interrupt file. The software is developed using IAR EWARM5.3. The project uses the STM32 firmware library version 3.0.0.

The demonstration firmware consists of four main parts.

- A *dmx\_init.c* file for configuring all the peripherals used in this application.
- A main routine, including PWM control, based on the data received.
- A Timer2 interrupt routine.
- A USART1 interrupt routine.

#### 3.1 *dmx\_init.c* file description

The *dmx\_init* file is used for configuring various peripherals used in the application. Each function is described hereafter.

#### 3.1.1 Timer2 Initialise

This function configures channel 1 in rising edge polarity and channel 2 in falling edge polarity of TIMER2 in input capture mode.

#### 3.1.2 USART1 Intialise

This function configures USART1 in receiver mode with a baud rate of 250 kbps.

#### 3.1.3 Timer3\_PWM

The TIM3 clock runs at 120 Hz. TIM3 is set-up to work in PWM1 mode.

#### 3.1.4 PWM\_Update

This function updates the duty cycle of the PWM according to the data received.

Demonstration firmware UM0791

### 3.2 *main.c* file description

The *main.c* file contains all the data required to initialize the peripherals used for this application. After receiving a valid packet according to the DMX-512 2008 standard, a particular data slot is retrieved according to the address programmed, and the duty cycle of the PWM is updated, shown by a change in the intensity of the LEDs.

The following sections describe each of the functions defined in the main.c file.

#### 3.2.1 RCC\_Configuration

This function enables the high-speed external crystal, including the PLL. It also configures various system clocks.

#### 3.2.2 NVIC\_Configuration

This function sets up the interrupts used in the STM32F103Zx.

#### 3.2.3 **GPIO\_Configuration**

This function sets up various IO ports used for the application.

#### 3.3 Timer2 interrupt routine

In the timer2 interrupt subroutine, the "RESET Sequence" and DMX-512 packet time are detected and checked to see whether they are within the limits of the DMX-512 2008 standard. If the "RESET Sequence" is not valid, the timer2 interrupt routine waits for a valid "RESET Sequence". If the DMX-512 packet time is *above* the limits, the entire packet is discarded.

### 3.4 USART1 interrupt routine

This routine handles frame errors and data storage. Initially, when a frame error is detected it is treated like the "RESET Sequence". Once the "RESET Sequence" has been validated (confirmed in the timer2 interrupt routine), this routine starts receiving data slots and stores them in a buffer when the USART receive interrupt is enabled. If a frame error occurs in between data slots, no additional data is stored.

**GPIO** 

stm32f10x\_gpio.c

### 4 Firmware architecture overview

*Figure 9* illustrates the architecture of the demonstration firmware.

Tim2 interrupt stm32f10x\_it.c

RCC NVIC

STM32 Firmware Library

TIMER3

TIMER2

USART1 interrupt stm32f10x\_it.c

stm32f10x\_usart.c

USART1

PA10

Figure 9. Demonstration firmware architecture overview

stm32f10x\_tim.c

TIM2

PA0, PA1

RS485\_RX from transceiver

stm32f10x\_tim.c

TIM3

PA6

LED's

HW

Peripherals



AM05250v1

Firmware flowcharts UM0791

#### 5 Firmware flowcharts

#### Main routine 5.1

Figure 10. Main routine flow chart



UM0791 Firmware flowcharts

### 5.2 Timer2 interrupt routine

#### 5.2.1 Channel 2 rising edge interrupt routine

Figure 11. Timer2 rising edge interrupt flow chart



Firmware flowcharts UM0791

#### 5.2.2 Channel 1 falling edge interrupt routine

Figure 12. Timer2 falling edge interrupt flow chart



UM0791 Firmware flowcharts

#### 5.3 **USART1** interrupt routine

Figure 13. USART1 interrupt flow chart



# 6 Key features/specifications

The developed solution:

- receives data according to the DMX-512 2008 standard.
- is used with any DMX-512 transmitter irrespective of the number of bytes transmitted by the transmitter.

18/21 Doc ID 16257 Rev 2

# 7 Schematic and layout

Figure 14. Schematic of RS-485 transceiver board



Figure 15. Layout of RS-485 transceiver board



Revision history UM0791

# 8 Revision history

Table 2. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02-Feb-2010 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 17-Mar-2010 | 2        | Changed document title from "DMX-512 communications protocol algorithm for receiver, based on the STM3210E-EVAL" to "Demonstration firmware for the DMX-512 communication protocol receiver based on the STM32F103Zx".  Replaced some references to the STM32 device with STM32F103Zx throughout the document.  Corrected board part number in Section 2.4: MCU block diagram and Figure 8 on page 10.  Minor text changes throughout the document. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2010 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

